amiro-os / modules / DiWheelDrive_1-2 / board.h @ 57a5d1df
History | View | Annotate | Download (41.089 KB)
1 |
/*
|
---|---|
2 |
AMiRo-OS is an operating system designed for the Autonomous Mini Robot (AMiRo) platform.
|
3 |
Copyright (C) 2016..2019 Thomas Schöpping et al.
|
4 |
|
5 |
This program is free software: you can redistribute it and/or modify
|
6 |
it under the terms of the GNU General Public License as published by
|
7 |
the Free Software Foundation, either version 3 of the License, or
|
8 |
(at your option) any later version.
|
9 |
|
10 |
This program is distributed in the hope that it will be useful,
|
11 |
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
12 |
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
13 |
GNU General Public License for more details.
|
14 |
|
15 |
You should have received a copy of the GNU General Public License
|
16 |
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
17 |
*/
|
18 |
|
19 |
/**
|
20 |
* @file
|
21 |
* @brief DiWheeDrive v1.2 Board specific macros.
|
22 |
*
|
23 |
* @addtogroup diwheeldrive_board
|
24 |
* @{
|
25 |
*/
|
26 |
|
27 |
#ifndef BOARD_H
|
28 |
#define BOARD_H
|
29 |
|
30 |
/*
|
31 |
* Setup for AMiRo DiWheelDrive v1.2 board.
|
32 |
*/
|
33 |
|
34 |
/*
|
35 |
* Board identifier.
|
36 |
*/
|
37 |
#define BOARD_DIWHEELDRIVE_1_2
|
38 |
#define BOARD_NAME "AMiRo DiWheelDrive v1.2" |
39 |
|
40 |
/*
|
41 |
* Board oscillators-related settings.
|
42 |
* NOTE: LSE not fitted.
|
43 |
*/
|
44 |
#if !defined(STM32_LSECLK)
|
45 |
#define STM32_LSECLK 0U |
46 |
#endif
|
47 |
|
48 |
#if !defined(STM32_HSECLK)
|
49 |
#define STM32_HSECLK 8000000U |
50 |
#endif
|
51 |
|
52 |
/*
|
53 |
* Board voltages.
|
54 |
* Required for performance limits calculation.
|
55 |
*/
|
56 |
#define STM32_VDD 330U |
57 |
|
58 |
/*
|
59 |
* MCU type as defined in the ST header.
|
60 |
*/
|
61 |
#define STM32F103xE
|
62 |
|
63 |
/*
|
64 |
* IO pins assignments.
|
65 |
*/
|
66 |
#define GPIOA_WKUP 0U |
67 |
#define GPIOA_LED 1U |
68 |
#define GPIOA_DRIVE_PWM1A 2U |
69 |
#define GPIOA_DRIVE_PWM1B 3U |
70 |
#define GPIOA_PIN4 4U |
71 |
#define GPIOA_PIN5 5U |
72 |
#define GPIOA_PIN6 6U |
73 |
#define GPIOA_PIN7 7U |
74 |
#define GPIOA_PIN8 8U |
75 |
#define GPIOA_PROG_RX 9U |
76 |
#define GPIOA_PROG_TX 10U |
77 |
#define GPIOA_CAN_RX 11U |
78 |
#define GPIOA_CAN_TX 12U |
79 |
#define GPIOA_SWDIO 13U |
80 |
#define GPIOA_SWCLK 14U |
81 |
#define GPIOA_DRIVE_PWM2B 15U |
82 |
|
83 |
#define GPIOB_PIN0 0U |
84 |
#define GPIOB_DRIVE_SENSE2 1U |
85 |
#define GPIOB_POWER_EN 2U |
86 |
#define GPIOB_DRIVE_PWM2A 3U |
87 |
#define GPIOB_PIN4 4U |
88 |
#define GPIOB_PIN5 5U |
89 |
#define GPIOB_DRIVE_ENC1A 6U |
90 |
#define GPIOB_DRIVE_ENC1B 7U |
91 |
#define GPIOB_IMU_SCL 8U |
92 |
#define GPIOB_IMU_SDA 9U |
93 |
#define GPIOB_IR_SCL 10U |
94 |
#define GPIOB_IR_SDA 11U |
95 |
#define GPIOB_IR_INT 12U |
96 |
#define GPIOB_PIN13 13U |
97 |
#define GPIOB_SYS_UART_UP 14U |
98 |
#define GPIOB_IMU_INT 15U |
99 |
|
100 |
#define GPIOC_DRIVE_SENSE1 0U |
101 |
#define GPIOC_SYS_INT_N 1U |
102 |
#define GPIOC_IMU_RESET_N 2U |
103 |
#define GPIOC_PATH_DCSTAT 3U |
104 |
#define GPIOC_PIN4 4U |
105 |
#define GPIOC_PATH_DCEN 5U |
106 |
#define GPIOC_DRIVE_ENC2B 6U |
107 |
#define GPIOC_DRIVE_ENC2A 7U |
108 |
#define GPIOC_SYS_PD_N 8U |
109 |
#define GPIOC_SYS_REG_EN 9U |
110 |
#define GPIOC_SYS_UART_RX 10U |
111 |
#define GPIOC_SYS_UART_TX 11U |
112 |
#define GPIOC_IMU_BOOT_LOAD_N 12U |
113 |
#define GPIOC_PIN13 13U |
114 |
#define GPIOC_PIN14 14U |
115 |
#define GPIOC_IMU_BL_IND 15U |
116 |
|
117 |
#define GPIOD_OSC_IN 0U |
118 |
#define GPIOD_OSC_OUT 1U |
119 |
#define GPIOD_SYS_WARMRST_N 2U |
120 |
#define GPIOD_PIN3 3U |
121 |
#define GPIOD_PIN4 4U |
122 |
#define GPIOD_PIN5 5U |
123 |
#define GPIOD_PIN6 6U |
124 |
#define GPIOD_PIN7 7U |
125 |
#define GPIOD_PIN8 8U |
126 |
#define GPIOD_PIN9 9U |
127 |
#define GPIOD_PIN10 10U |
128 |
#define GPIOD_PIN11 11U |
129 |
#define GPIOD_PIN12 12U |
130 |
#define GPIOD_PIN13 13U |
131 |
#define GPIOD_PIN14 14U |
132 |
#define GPIOD_PIN15 15U |
133 |
|
134 |
#define GPIOE_PIN0 0U |
135 |
#define GPIOE_PIN1 1U |
136 |
#define GPIOE_PIN2 2U |
137 |
#define GPIOE_PIN3 3U |
138 |
#define GPIOE_PIN4 4U |
139 |
#define GPIOE_PIN5 5U |
140 |
#define GPIOE_PIN6 6U |
141 |
#define GPIOE_PIN7 7U |
142 |
#define GPIOE_PIN8 8U |
143 |
#define GPIOE_PIN9 9U |
144 |
#define GPIOE_PIN10 10U |
145 |
#define GPIOE_PIN11 11U |
146 |
#define GPIOE_PIN12 12U |
147 |
#define GPIOE_PIN13 13U |
148 |
#define GPIOE_PIN14 14U |
149 |
#define GPIOE_PIN15 15U |
150 |
|
151 |
#define GPIOF_PIN0 0U |
152 |
#define GPIOF_PIN1 1U |
153 |
#define GPIOF_PIN2 2U |
154 |
#define GPIOF_PIN3 3U |
155 |
#define GPIOF_PIN4 4U |
156 |
#define GPIOF_PIN5 5U |
157 |
#define GPIOF_PIN6 6U |
158 |
#define GPIOF_PIN7 7U |
159 |
#define GPIOF_PIN8 8U |
160 |
#define GPIOF_PIN9 9U |
161 |
#define GPIOF_PIN10 10U |
162 |
#define GPIOF_PIN11 11U |
163 |
#define GPIOF_PIN12 12U |
164 |
#define GPIOF_PIN13 13U |
165 |
#define GPIOF_PIN14 14U |
166 |
#define GPIOF_PIN15 15U |
167 |
|
168 |
#define GPIOG_PIN0 0U |
169 |
#define GPIOG_PIN1 1U |
170 |
#define GPIOG_PIN2 2U |
171 |
#define GPIOG_PIN3 3U |
172 |
#define GPIOG_PIN4 4U |
173 |
#define GPIOG_PIN5 5U |
174 |
#define GPIOG_PIN6 6U |
175 |
#define GPIOG_PIN7 7U |
176 |
#define GPIOG_PIN8 8U |
177 |
#define GPIOG_PIN9 9U |
178 |
#define GPIOG_PIN10 10U |
179 |
#define GPIOG_PIN11 11U |
180 |
#define GPIOG_PIN12 12U |
181 |
#define GPIOG_PIN13 13U |
182 |
#define GPIOG_PIN14 14U |
183 |
#define GPIOG_PIN15 15U |
184 |
|
185 |
/*
|
186 |
* IO lines assignments.
|
187 |
*/
|
188 |
#define LINE_WKUP PAL_LINE(GPIOA, GPIOA_WKUP)
|
189 |
#define LINE_LED PAL_LINE(GPIOA, GPIOA_LED)
|
190 |
#define LINE_DRIVE_PWM1A PAL_LINE(GPIOA, GPIOA_DRIVE_PWM1A)
|
191 |
#define LINE_DRIVE_PWM1B PAL_LINE(GPIOA, GPIOA_DRIVE_PWM1B)
|
192 |
#define LINE_PROG_RX PAL_LINE(GPIOA, GPIOA_PROG_RX)
|
193 |
#define LINE_PROG_TX PAL_LINE(GPIOA, GPIOA_PROG_TX)
|
194 |
#define LINE_CAN_RX PAL_LINE(GPIOA, GPIOA_CAN_RX)
|
195 |
#define LINE_CAN_TX PAL_LINE(GPIOA, GPIOA_CAN_TX)
|
196 |
#define LINE_SWDIO PAL_LINE(GPIOA, GPIOA_SWDIO)
|
197 |
#define LINE_SWCLK PAL_LINE(GPIOA, GPIOA_SWCLK)
|
198 |
#define LINE_DRIVE_PWM2B PAL_LINE(GPIOA, GPIOA_DRIVE_PWM2B)
|
199 |
|
200 |
#define LINE_DRIVE_SENSE2 PAL_LINE(GPIOB, GPIOB_DRIVE_SENSE2)
|
201 |
#define LINE_POWER_EN PAL_LINE(GPIOB, GPIOB_POWER_EN)
|
202 |
#define LINE_DRIVE_PWM2A PAL_LINE(GPIOB, GPIOB_DRIVE_PWM2A)
|
203 |
#define LINE_DRIVE_ENC1A PAL_LINE(GPIOB, GPIOB_DRIVE_ENC1A)
|
204 |
#define LINE_DRIVE_ENC1B PAL_LINE(GPIOB, GPIOB_DRIVE_ENC1B)
|
205 |
#define LINE_IMU_SCL PAL_LINE(GPIOB, GPIOB_IMU_SCL)
|
206 |
#define LINE_IMU_SDA PAL_LINE(GPIOB, GPIOB_IMU_SDA)
|
207 |
#define LINE_IR_SCL PAL_LINE(GPIOB, GPIOB_IR_SCL)
|
208 |
#define LINE_IR_SDA PAL_LINE(GPIOB, GPIOB_IR_SDA)
|
209 |
#define LINE_IR_INT PAL_LINE(GPIOB, GPIOB_IR_INT)
|
210 |
#define LINE_SYS_UART_UP PAL_LINE(GPIOB, GPIOB_SYS_UART_UP)
|
211 |
#define LINE_IMU_INT PAL_LINE(GPIOB, GPIOB_IMU_INT)
|
212 |
|
213 |
#define LINE_DRIVE_SENSE1 PAL_LINE(GPIOC, GPIOC_DRIVE_SENSE1)
|
214 |
#define LINE_SYS_INT_N PAL_LINE(GPIOC, GPIOC_SYS_INT_N)
|
215 |
#define LINE_IMU_RESET_N PAL_LINE(GPIOC, GPIOC_IMU_RESET_N)
|
216 |
#define LINE_PATH_DCSTAT PAL_LINE(GPIOC, GPIOC_PATH_DCSTAT)
|
217 |
#define LINE_PATH_DCEN PAL_LINE(GPIOC, GPIOC_PATH_DCEN)
|
218 |
#define LINE_DRIVE_ENC2B PAL_LINE(GPIOC, GPIOC_DRIVE_ENC2B)
|
219 |
#define LINE_DRIVE_ENC2A PAL_LINE(GPIOC, GPIOC_DRIVE_ENC2A)
|
220 |
#define LINE_SYS_PD_N PAL_LINE(GPIOC, GPIOC_SYS_PD_N)
|
221 |
#define LINE_SYS_REG_EN PAL_LINE(GPIOC, GPIOC_SYS_REG_EN)
|
222 |
#define LINE_SYS_UART_RX PAL_LINE(GPIOC, GPIOC_SYS_UART_RX)
|
223 |
#define LINE_SYS_UART_TX PAL_LINE(GPIOC, GPIOC_SYS_UART_TX)
|
224 |
#define LINE_IMU_BOOT_LOAD_N PAL_LINE(GPIOC, GPIOC_IMU_BOOT_LOAD_N)
|
225 |
#define LINE_IMU_BL_IND PAL_LINE(GPIOC, GPIOC_IMU_BL_IND)
|
226 |
|
227 |
#define LINE_OSC_IN PAL_LINE(GPIOD, GPIOD_OSC_IN)
|
228 |
#define LINE_OSC_OUT PAL_LINE(GPIOD, GPIOD_OSC_OUT)
|
229 |
#define LINE_SYS_WARMRST_N PAL_LINE(GPIOD, GPIOD_SYS_WARMRST_N)
|
230 |
|
231 |
/*
|
232 |
* I/O ports initial setup, this configuration is established soon after reset
|
233 |
* in the initialization code.
|
234 |
* Please refer to the STM32 Reference Manual for details.
|
235 |
*/
|
236 |
#define PIN_MODE_INPUT 0U |
237 |
#define PIN_MODE_OUTPUT_2M 2U |
238 |
#define PIN_MODE_OUTPUT_10M 1U |
239 |
#define PIN_MODE_OUTPUT_50M 3U |
240 |
#define PIN_CNF_INPUT_ANALOG 0U |
241 |
#define PIN_CNF_INPUT_FLOATING 1U |
242 |
#define PIN_CNF_INPUT_PULLX 2U |
243 |
#define PIN_CNF_OUTPUT_PUSHPULL 0U |
244 |
#define PIN_CNF_OUTPUT_OPENDRAIN 1U |
245 |
#define PIN_CNF_ALTERNATE_PUSHPULL 2U |
246 |
#define PIN_CNF_ALTERNATE_OPENDRAIN 3U |
247 |
#define PIN_CR(pin, mode, cnf) (((mode) | ((cnf) << 2U)) << (((pin) % 8U) * 4U)) |
248 |
#define PIN_ODR_LOW(n) (0U << (n)) |
249 |
#define PIN_ODR_HIGH(n) (1U << (n)) |
250 |
#define PIN_IGNORE(n) (1U << (n)) |
251 |
|
252 |
/*
|
253 |
* GPIOA setup:
|
254 |
*
|
255 |
* PA0 - WKUP (input floating)
|
256 |
* PA1 - LED (output opendrain high 50MHz)
|
257 |
* PA2 - DRIVE_PWM1A (alternate pushpull 50MHz)
|
258 |
* PA3 - DRIVE_PWM1B (alternate pushpull 50MHz)
|
259 |
* PA4 - PIN4 (input floating)
|
260 |
* PA5 - PIN5 (input floating)
|
261 |
* PA6 - PIN6 (input floating)
|
262 |
* PA7 - PIN7 (input floating)
|
263 |
* PA8 - PIN8 (input floating)
|
264 |
* PA9 - PROG_RX (alternate pushpull 50MHz)
|
265 |
* PA10 - PROG_TX (input pullup)
|
266 |
* PA11 - CAN_RX (input pullup)
|
267 |
* PA12 - CAN_TX (alternate pushpull 50MHz)
|
268 |
* PA13 - SWDIO (input pullup)
|
269 |
* PA14 - SWCLK (input pullup)
|
270 |
* PA15 - DRIVE_PWM2B (alternate pushpull 50MHz)
|
271 |
*/
|
272 |
#define VAL_GPIOAIGN (PIN_IGNORE(GPIOA_LED)) & 0 |
273 |
#define VAL_GPIOACRL (PIN_CR(GPIOA_WKUP, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
274 |
PIN_CR(GPIOA_LED, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_OPENDRAIN) | \ |
275 |
PIN_CR(GPIOA_DRIVE_PWM1A, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_PUSHPULL) | \ |
276 |
PIN_CR(GPIOA_DRIVE_PWM1B, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_PUSHPULL) | \ |
277 |
PIN_CR(GPIOA_PIN4, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
278 |
PIN_CR(GPIOA_PIN5, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
279 |
PIN_CR(GPIOA_PIN6, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
280 |
PIN_CR(GPIOA_PIN7, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
281 |
#define VAL_GPIOACRH (PIN_CR(GPIOA_PIN8, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
282 |
PIN_CR(GPIOA_PROG_RX, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_PUSHPULL) | \ |
283 |
PIN_CR(GPIOA_PROG_TX, PIN_MODE_INPUT, PIN_CNF_INPUT_PULLX) | \ |
284 |
PIN_CR(GPIOA_CAN_RX, PIN_MODE_INPUT, PIN_CNF_INPUT_PULLX) | \ |
285 |
PIN_CR(GPIOA_CAN_TX, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_PUSHPULL) | \ |
286 |
PIN_CR(GPIOA_SWDIO, PIN_MODE_INPUT, PIN_CNF_INPUT_PULLX) | \ |
287 |
PIN_CR(GPIOA_SWCLK, PIN_MODE_INPUT, PIN_CNF_INPUT_PULLX) | \ |
288 |
PIN_CR(GPIOA_DRIVE_PWM2B, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_PUSHPULL)) |
289 |
#define VAL_GPIOAODR (PIN_ODR_HIGH(GPIOA_WKUP) | \
|
290 |
PIN_ODR_HIGH(GPIOA_LED) | \ |
291 |
PIN_ODR_HIGH(GPIOA_DRIVE_PWM1A) | \ |
292 |
PIN_ODR_HIGH(GPIOA_DRIVE_PWM1B) | \ |
293 |
PIN_ODR_LOW(GPIOA_PIN4) | \ |
294 |
PIN_ODR_LOW(GPIOA_PIN5) | \ |
295 |
PIN_ODR_LOW(GPIOA_PIN6) | \ |
296 |
PIN_ODR_LOW(GPIOA_PIN7) | \ |
297 |
PIN_ODR_LOW(GPIOA_PIN8) | \ |
298 |
PIN_ODR_HIGH(GPIOA_PROG_RX) | \ |
299 |
PIN_ODR_HIGH(GPIOA_PROG_TX) | \ |
300 |
PIN_ODR_HIGH(GPIOA_CAN_RX) | \ |
301 |
PIN_ODR_HIGH(GPIOA_CAN_TX) | \ |
302 |
PIN_ODR_HIGH(GPIOA_SWDIO) | \ |
303 |
PIN_ODR_HIGH(GPIOA_SWCLK) | \ |
304 |
PIN_ODR_HIGH(GPIOA_DRIVE_PWM2B)) |
305 |
|
306 |
/*
|
307 |
* GPIOB setup:
|
308 |
*
|
309 |
* PB0 - PIN0 (input floating)
|
310 |
* PB1 - DRIVE_SENSE2 (input analog)
|
311 |
* PB2 - POWER_EN (output pushpull low 50MHz)
|
312 |
* PB3 - DRIVE_PWM2A (alternate pushpull 50MHz)
|
313 |
* PB4 - PIN4 (input floating)
|
314 |
* PB5 - PIN5 (input floating)
|
315 |
* PB6 - DRIVE_ENC1A (input floating)
|
316 |
* PB7 - DRIVE_ENC1B (input floating)
|
317 |
* PB8 - IMU_SCL (alternate opendrain 50MHz)
|
318 |
* PB9 - IMU_SDA (alternate opendrain 50MHz)
|
319 |
* PB10 - IR_SCL (alternate opendrain 50MHz)
|
320 |
* PB11 - IR_SDA (alternate opendrain 50MHz)
|
321 |
* PB12 - IR_INT (input floating)
|
322 |
* PB13 - PIN13 (input floating)
|
323 |
* PB14 - SYS_UART_UP (output opendrain high 50MHz)
|
324 |
* PB15 - IMU_INT (input floating)
|
325 |
*/
|
326 |
#define VAL_GPIOBIGN (PIN_IGNORE(GPIOB_SYS_UART_UP)) & 0 |
327 |
#define VAL_GPIOBCRL (PIN_CR(GPIOB_PIN0, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
328 |
PIN_CR(GPIOB_DRIVE_SENSE2, PIN_MODE_INPUT, PIN_CNF_INPUT_ANALOG) | \ |
329 |
PIN_CR(GPIOB_POWER_EN, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_PUSHPULL) | \ |
330 |
PIN_CR(GPIOB_DRIVE_PWM2A, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_PUSHPULL) | \ |
331 |
PIN_CR(GPIOB_PIN4, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
332 |
PIN_CR(GPIOB_PIN5, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
333 |
PIN_CR(GPIOB_DRIVE_ENC1A, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
334 |
PIN_CR(GPIOB_DRIVE_ENC1B, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
335 |
#define VAL_GPIOBCRH (PIN_CR(GPIOB_IMU_SCL, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_OPENDRAIN) | \
|
336 |
PIN_CR(GPIOB_IMU_SDA, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_OPENDRAIN) | \ |
337 |
PIN_CR(GPIOB_IR_SCL, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_OPENDRAIN) | \ |
338 |
PIN_CR(GPIOB_IR_SDA, PIN_MODE_OUTPUT_50M, PIN_CNF_ALTERNATE_OPENDRAIN) | \ |
339 |
PIN_CR(GPIOB_IR_INT, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
340 |
PIN_CR(GPIOB_PIN13, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
341 |
PIN_CR(GPIOB_SYS_UART_UP, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_OPENDRAIN) | \ |
342 |
PIN_CR(GPIOB_IMU_INT, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
343 |
#define VAL_GPIOBODR (PIN_ODR_LOW(GPIOB_PIN0) | \
|
344 |
PIN_ODR_HIGH(GPIOB_DRIVE_SENSE2) | \ |
345 |
PIN_ODR_LOW(GPIOB_POWER_EN) | \ |
346 |
PIN_ODR_HIGH(GPIOB_DRIVE_PWM2A) | \ |
347 |
PIN_ODR_LOW(GPIOB_PIN4) | \ |
348 |
PIN_ODR_LOW(GPIOB_PIN5) | \ |
349 |
PIN_ODR_HIGH(GPIOB_DRIVE_ENC1A) | \ |
350 |
PIN_ODR_HIGH(GPIOB_DRIVE_ENC1B) | \ |
351 |
PIN_ODR_HIGH(GPIOB_IMU_SCL) | \ |
352 |
PIN_ODR_HIGH(GPIOB_IMU_SDA) | \ |
353 |
PIN_ODR_HIGH(GPIOB_IR_SCL) | \ |
354 |
PIN_ODR_HIGH(GPIOB_IR_SDA) | \ |
355 |
PIN_ODR_HIGH(GPIOB_IR_INT) | \ |
356 |
PIN_ODR_LOW(GPIOB_PIN13) | \ |
357 |
PIN_ODR_HIGH(GPIOB_SYS_UART_UP) | \ |
358 |
PIN_ODR_LOW(GPIOB_IMU_INT)) |
359 |
|
360 |
/*
|
361 |
* GPIOC setup:
|
362 |
*
|
363 |
* PC0 - DRIVE_SENSE1 (input analog)
|
364 |
* PC1 - SYS_INT_N (output opendrain low 50MHz)
|
365 |
* PC2 - IMU_RESET_N (output opendrain high 50MHz)
|
366 |
* PC3 - PATH_DCSTAT (input floating)
|
367 |
* PC4 - PIN4 (input floating)
|
368 |
* PC5 - PATH_DCEN (output pushpull low 50MHz)
|
369 |
* PC6 - DRIVE_ENC2B (input floating)
|
370 |
* PC7 - DRIVE_ENC2A (input floating)
|
371 |
* PC8 - SYS_PD_N (output opendrain high 50MHz)
|
372 |
* PC9 - SYS_REG_EN (input floating)
|
373 |
* PC10 - SYS_UART_RX (input floating)
|
374 |
* PC11 - SYS_UART_TX (input floating)
|
375 |
* PC12 - IMU_BOOT_LOAD_N (output opendrain high 50MHz)
|
376 |
* PC13 - PIN13 (input floating)
|
377 |
* PC14 - PIN14 (input floating)
|
378 |
* PC15 - IMU_BL_IND (input floating)
|
379 |
*/
|
380 |
#define VAL_GPIOCIGN (PIN_IGNORE(GPIOC_SYS_INT_N) | \
|
381 |
PIN_IGNORE(GPIOC_SYS_PD_N)) & 0
|
382 |
#define VAL_GPIOCCRL (PIN_CR(GPIOC_DRIVE_SENSE1, PIN_MODE_INPUT, PIN_CNF_INPUT_ANALOG) | \
|
383 |
PIN_CR(GPIOC_SYS_INT_N, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_OPENDRAIN) | \ |
384 |
PIN_CR(GPIOC_IMU_RESET_N, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_OPENDRAIN) | \ |
385 |
PIN_CR(GPIOC_PATH_DCSTAT, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
386 |
PIN_CR(GPIOC_PIN4, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
387 |
PIN_CR(GPIOC_PATH_DCEN, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_PUSHPULL) | \ |
388 |
PIN_CR(GPIOC_DRIVE_ENC2B, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
389 |
PIN_CR(GPIOC_DRIVE_ENC2A, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
390 |
#define VAL_GPIOCCRH (PIN_CR(GPIOC_SYS_PD_N, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_OPENDRAIN) | \
|
391 |
PIN_CR(GPIOC_SYS_REG_EN, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
392 |
PIN_CR(GPIOC_SYS_UART_RX, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
393 |
PIN_CR(GPIOC_SYS_UART_TX, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
394 |
PIN_CR(GPIOC_IMU_BOOT_LOAD_N, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_OPENDRAIN) | \ |
395 |
PIN_CR(GPIOC_PIN13, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
396 |
PIN_CR(GPIOC_PIN14, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
397 |
PIN_CR(GPIOC_IMU_BL_IND, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
398 |
#define VAL_GPIOCODR (PIN_ODR_HIGH(GPIOC_DRIVE_SENSE1) | \
|
399 |
PIN_ODR_LOW(GPIOC_SYS_INT_N) | \ |
400 |
PIN_ODR_HIGH(GPIOC_IMU_RESET_N) | \ |
401 |
PIN_ODR_HIGH(GPIOC_PATH_DCSTAT) | \ |
402 |
PIN_ODR_LOW(GPIOC_PIN4) | \ |
403 |
PIN_ODR_LOW(GPIOC_PATH_DCEN) | \ |
404 |
PIN_ODR_HIGH(GPIOC_DRIVE_ENC2B) | \ |
405 |
PIN_ODR_HIGH(GPIOC_DRIVE_ENC2A) | \ |
406 |
PIN_ODR_HIGH(GPIOC_SYS_PD_N) | \ |
407 |
PIN_ODR_HIGH(GPIOC_SYS_REG_EN) | \ |
408 |
PIN_ODR_HIGH(GPIOC_SYS_UART_RX) | \ |
409 |
PIN_ODR_HIGH(GPIOC_SYS_UART_TX) | \ |
410 |
PIN_ODR_HIGH(GPIOC_IMU_BOOT_LOAD_N) | \ |
411 |
PIN_ODR_LOW(GPIOC_PIN13) | \ |
412 |
PIN_ODR_LOW(GPIOC_PIN14) | \ |
413 |
PIN_ODR_LOW(GPIOC_IMU_BL_IND)) |
414 |
|
415 |
/*
|
416 |
* GPIOD setup:
|
417 |
*
|
418 |
* PD0 - OSC_IN (input floating)
|
419 |
* PD1 - OSC_OUT (input floating)
|
420 |
* PD2 - SYS_WARMRST_N (output opendrain high 50MHz)
|
421 |
* PD3 - PIN3 (input floating)
|
422 |
* PD4 - PIN4 (input floating)
|
423 |
* PD5 - PIN5 (input floating)
|
424 |
* PD6 - PIN6 (input floating)
|
425 |
* PD7 - PIN7 (input floating)
|
426 |
* PD8 - PIN8 (input floating)
|
427 |
* PD9 - PIN9 (input floating)
|
428 |
* PD10 - PIN10 (input floating)
|
429 |
* PD11 - PIN11 (input floating)
|
430 |
* PD12 - PIN12 (input floating)
|
431 |
* PD13 - PIN13 (input floating)
|
432 |
* PD14 - PIN14 (input floating)
|
433 |
* PD15 - PIN15 (input floating)
|
434 |
*/
|
435 |
#define VAL_GPIODIGN 0 |
436 |
#define VAL_GPIODCRL (PIN_CR(GPIOD_OSC_IN, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
437 |
PIN_CR(GPIOD_OSC_OUT, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
438 |
PIN_CR(GPIOD_SYS_WARMRST_N, PIN_MODE_OUTPUT_50M, PIN_CNF_OUTPUT_OPENDRAIN) | \ |
439 |
PIN_CR(GPIOD_PIN3, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
440 |
PIN_CR(GPIOD_PIN4, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
441 |
PIN_CR(GPIOD_PIN5, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
442 |
PIN_CR(GPIOD_PIN6, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
443 |
PIN_CR(GPIOD_PIN7, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
444 |
#define VAL_GPIODCRH (PIN_CR(GPIOD_PIN8, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
445 |
PIN_CR(GPIOD_PIN9, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
446 |
PIN_CR(GPIOD_PIN10, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
447 |
PIN_CR(GPIOD_PIN11, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
448 |
PIN_CR(GPIOD_PIN12, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
449 |
PIN_CR(GPIOD_PIN13, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
450 |
PIN_CR(GPIOD_PIN14, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
451 |
PIN_CR(GPIOD_PIN15, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
452 |
#define VAL_GPIODODR (PIN_ODR_HIGH(GPIOD_OSC_IN) | \
|
453 |
PIN_ODR_HIGH(GPIOD_OSC_OUT) | \ |
454 |
PIN_ODR_HIGH(GPIOD_SYS_WARMRST_N) | \ |
455 |
PIN_ODR_LOW(GPIOD_PIN3) | \ |
456 |
PIN_ODR_LOW(GPIOD_PIN4) | \ |
457 |
PIN_ODR_LOW(GPIOD_PIN5) | \ |
458 |
PIN_ODR_LOW(GPIOD_PIN6) | \ |
459 |
PIN_ODR_LOW(GPIOD_PIN7) | \ |
460 |
PIN_ODR_LOW(GPIOD_PIN8) | \ |
461 |
PIN_ODR_LOW(GPIOD_PIN9) | \ |
462 |
PIN_ODR_LOW(GPIOD_PIN10) | \ |
463 |
PIN_ODR_LOW(GPIOD_PIN11) | \ |
464 |
PIN_ODR_LOW(GPIOD_PIN12) | \ |
465 |
PIN_ODR_LOW(GPIOD_PIN13) | \ |
466 |
PIN_ODR_LOW(GPIOD_PIN14) | \ |
467 |
PIN_ODR_LOW(GPIOD_PIN15)) |
468 |
|
469 |
/*
|
470 |
* GPIOE setup:
|
471 |
*
|
472 |
* PE0 - PIN0 (input floating)
|
473 |
* PE1 - PIN1 (input floating)
|
474 |
* PE2 - PIN2 (input floating)
|
475 |
* PE3 - PIN3 (input floating)
|
476 |
* PE4 - PIN4 (input floating)
|
477 |
* PE5 - PIN5 (input floating)
|
478 |
* PE6 - PIN6 (input floating)
|
479 |
* PE7 - PIN7 (input floating)
|
480 |
* PE8 - PIN8 (input floating)
|
481 |
* PE9 - PIN9 (input floating)
|
482 |
* PE10 - PIN10 (input floating)
|
483 |
* PE11 - PIN11 (input floating)
|
484 |
* PE12 - PIN12 (input floating)
|
485 |
* PE13 - PIN13 (input floating)
|
486 |
* PE14 - PIN14 (input floating)
|
487 |
* PE15 - PIN15 (input floating)
|
488 |
*/
|
489 |
#define VAL_GPIOEIGN 0 |
490 |
#define VAL_GPIOECRL (PIN_CR(GPIOE_PIN0, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
491 |
PIN_CR(GPIOE_PIN1, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
492 |
PIN_CR(GPIOE_PIN2, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
493 |
PIN_CR(GPIOE_PIN3, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
494 |
PIN_CR(GPIOE_PIN4, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
495 |
PIN_CR(GPIOE_PIN5, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
496 |
PIN_CR(GPIOE_PIN6, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
497 |
PIN_CR(GPIOE_PIN7, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
498 |
#define VAL_GPIOECRH (PIN_CR(GPIOE_PIN8, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
499 |
PIN_CR(GPIOE_PIN9, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
500 |
PIN_CR(GPIOE_PIN10, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
501 |
PIN_CR(GPIOE_PIN11, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
502 |
PIN_CR(GPIOE_PIN12, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
503 |
PIN_CR(GPIOE_PIN13, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
504 |
PIN_CR(GPIOE_PIN14, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
505 |
PIN_CR(GPIOE_PIN15, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
506 |
#define VAL_GPIOEODR (PIN_ODR_LOW(GPIOE_PIN0) | \
|
507 |
PIN_ODR_LOW(GPIOE_PIN1) | \ |
508 |
PIN_ODR_LOW(GPIOE_PIN2) | \ |
509 |
PIN_ODR_LOW(GPIOE_PIN3) | \ |
510 |
PIN_ODR_LOW(GPIOE_PIN4) | \ |
511 |
PIN_ODR_LOW(GPIOE_PIN5) | \ |
512 |
PIN_ODR_LOW(GPIOE_PIN6) | \ |
513 |
PIN_ODR_LOW(GPIOE_PIN7) | \ |
514 |
PIN_ODR_LOW(GPIOE_PIN8) | \ |
515 |
PIN_ODR_LOW(GPIOE_PIN9) | \ |
516 |
PIN_ODR_LOW(GPIOE_PIN10) | \ |
517 |
PIN_ODR_LOW(GPIOE_PIN11) | \ |
518 |
PIN_ODR_LOW(GPIOE_PIN12) | \ |
519 |
PIN_ODR_LOW(GPIOE_PIN13) | \ |
520 |
PIN_ODR_LOW(GPIOE_PIN14) | \ |
521 |
PIN_ODR_LOW(GPIOE_PIN15)) |
522 |
|
523 |
/*
|
524 |
* GPIOF setup:
|
525 |
*
|
526 |
* PF0 - PIN0 (input floating)
|
527 |
* PF1 - PIN1 (input floating)
|
528 |
* PF2 - PIN2 (input floating)
|
529 |
* PF3 - PIN3 (input floating)
|
530 |
* PF4 - PIN4 (input floating)
|
531 |
* PF5 - PIN5 (input floating)
|
532 |
* PF6 - PIN6 (input floating)
|
533 |
* PF7 - PIN7 (input floating)
|
534 |
* PF8 - PIN8 (input floating)
|
535 |
* PF9 - PIN9 (input floating)
|
536 |
* PF10 - PIN10 (input floating)
|
537 |
* PF11 - PIN11 (input floating)
|
538 |
* PF12 - PIN12 (input floating)
|
539 |
* PF13 - PIN13 (input floating)
|
540 |
* PF14 - PIN14 (input floating)
|
541 |
* PF15 - PIN15 (input floating)
|
542 |
*/
|
543 |
#define VAL_GPIOFIGN 0 |
544 |
#define VAL_GPIOFCRL (PIN_CR(GPIOF_PIN0, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
545 |
PIN_CR(GPIOF_PIN1, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
546 |
PIN_CR(GPIOF_PIN2, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
547 |
PIN_CR(GPIOF_PIN3, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
548 |
PIN_CR(GPIOF_PIN4, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
549 |
PIN_CR(GPIOF_PIN5, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
550 |
PIN_CR(GPIOF_PIN6, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
551 |
PIN_CR(GPIOF_PIN7, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
552 |
#define VAL_GPIOFCRH (PIN_CR(GPIOF_PIN8, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
553 |
PIN_CR(GPIOF_PIN9, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
554 |
PIN_CR(GPIOF_PIN10, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
555 |
PIN_CR(GPIOF_PIN11, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
556 |
PIN_CR(GPIOF_PIN12, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
557 |
PIN_CR(GPIOF_PIN13, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
558 |
PIN_CR(GPIOF_PIN14, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
559 |
PIN_CR(GPIOF_PIN15, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
560 |
#define VAL_GPIOFODR (PIN_ODR_LOW(GPIOF_PIN0) | \
|
561 |
PIN_ODR_LOW(GPIOF_PIN1) | \ |
562 |
PIN_ODR_LOW(GPIOF_PIN2) | \ |
563 |
PIN_ODR_LOW(GPIOF_PIN3) | \ |
564 |
PIN_ODR_LOW(GPIOF_PIN4) | \ |
565 |
PIN_ODR_LOW(GPIOF_PIN5) | \ |
566 |
PIN_ODR_LOW(GPIOF_PIN6) | \ |
567 |
PIN_ODR_LOW(GPIOF_PIN7) | \ |
568 |
PIN_ODR_LOW(GPIOF_PIN8) | \ |
569 |
PIN_ODR_LOW(GPIOF_PIN9) | \ |
570 |
PIN_ODR_LOW(GPIOF_PIN10) | \ |
571 |
PIN_ODR_LOW(GPIOF_PIN11) | \ |
572 |
PIN_ODR_LOW(GPIOF_PIN12) | \ |
573 |
PIN_ODR_LOW(GPIOF_PIN13) | \ |
574 |
PIN_ODR_LOW(GPIOF_PIN14) | \ |
575 |
PIN_ODR_LOW(GPIOF_PIN15)) |
576 |
|
577 |
/*
|
578 |
* GPIOG setup:
|
579 |
*
|
580 |
* PG0 - PIN0 (input floating)
|
581 |
* PG1 - PIN1 (input floating)
|
582 |
* PG2 - PIN2 (input floating)
|
583 |
* PG3 - PIN3 (input floating)
|
584 |
* PG4 - PIN4 (input floating)
|
585 |
* PG5 - PIN5 (input floating)
|
586 |
* PG6 - PIN6 (input floating)
|
587 |
* PG7 - PIN7 (input floating)
|
588 |
* PG8 - PIN8 (input floating)
|
589 |
* PG9 - PIN9 (input floating)
|
590 |
* PG10 - PIN10 (input floating)
|
591 |
* PG11 - PIN11 (input floating)
|
592 |
* PG12 - PIN12 (input floating)
|
593 |
* PG13 - PIN13 (input floating)
|
594 |
* PG14 - PIN14 (input floating)
|
595 |
* PG15 - PIN15 (input floating)
|
596 |
*/
|
597 |
#define VAL_GPIOGIGN 0 |
598 |
#define VAL_GPIOGCRL (PIN_CR(GPIOG_PIN0, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
599 |
PIN_CR(GPIOG_PIN1, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
600 |
PIN_CR(GPIOG_PIN2, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
601 |
PIN_CR(GPIOG_PIN3, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
602 |
PIN_CR(GPIOG_PIN4, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
603 |
PIN_CR(GPIOG_PIN5, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
604 |
PIN_CR(GPIOG_PIN6, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
605 |
PIN_CR(GPIOG_PIN7, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
606 |
#define VAL_GPIOGCRH (PIN_CR(GPIOG_PIN8, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \
|
607 |
PIN_CR(GPIOG_PIN9, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
608 |
PIN_CR(GPIOG_PIN10, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
609 |
PIN_CR(GPIOG_PIN11, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
610 |
PIN_CR(GPIOG_PIN12, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
611 |
PIN_CR(GPIOG_PIN13, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
612 |
PIN_CR(GPIOG_PIN14, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING) | \ |
613 |
PIN_CR(GPIOG_PIN15, PIN_MODE_INPUT, PIN_CNF_INPUT_FLOATING)) |
614 |
#define VAL_GPIOGODR (PIN_ODR_LOW(GPIOG_PIN0) | \
|
615 |
PIN_ODR_LOW(GPIOG_PIN1) | \ |
616 |
PIN_ODR_LOW(GPIOG_PIN2) | \ |
617 |
PIN_ODR_LOW(GPIOG_PIN3) | \ |
618 |
PIN_ODR_LOW(GPIOG_PIN4) | \ |
619 |
PIN_ODR_LOW(GPIOG_PIN5) | \ |
620 |
PIN_ODR_LOW(GPIOG_PIN6) | \ |
621 |
PIN_ODR_LOW(GPIOG_PIN7) | \ |
622 |
PIN_ODR_LOW(GPIOG_PIN8) | \ |
623 |
PIN_ODR_LOW(GPIOG_PIN9) | \ |
624 |
PIN_ODR_LOW(GPIOG_PIN10) | \ |
625 |
PIN_ODR_LOW(GPIOG_PIN11) | \ |
626 |
PIN_ODR_LOW(GPIOG_PIN12) | \ |
627 |
PIN_ODR_LOW(GPIOG_PIN13) | \ |
628 |
PIN_ODR_LOW(GPIOG_PIN14) | \ |
629 |
PIN_ODR_LOW(GPIOG_PIN15)) |
630 |
|
631 |
#if !defined(_FROM_ASM_)
|
632 |
#ifdef __cplusplus
|
633 |
extern "C" { |
634 |
#endif
|
635 |
void boardInit(void); |
636 |
#ifdef __cplusplus
|
637 |
} |
638 |
#endif
|
639 |
#endif /* _FROM_ASM_ */ |
640 |
|
641 |
#endif /* BOARD_H */ |
642 |
|
643 |
/** @} */
|